Mô tả

Why AXI? 

=========

The answer is simple - there is NO any Soc or complex system, which does not contain AXI. If your work somehow is connected with processor, controller or any other big system than there will be multiple AXI buses in the system. AXI bus is a ARM standard bus, which is supported by all hardware companies e.g. Xilinx, Intel, AMD and so on. And by the advance of AI the AXI is going to be more and more popular.

In this course AXI protocol and its sub-parts will be explained.

Also as a free side knowledge you will study Vivado with its IPs, simulation methods and many more.


Target Students

==============

The course is mainly targeted for FPGA designers, who are using AXI based modules in the design. Also the course will be useful for engineers who is starting to use AXI protocol.

The course is extremely helpful for graduate students who is looking for a new job as a FPGA or Soc Developer, in my previous 3 companies AXI questions were the most often to ask the fresh graduates for hire.


Course Content

==============

In the course mainly the basics of AXI protocol family is explained, which allows students easily understand and use AXI based IPs. This is more practical view of AXI usage allowing for jump start to use AXI based modules.  The course does not go to FPGA board level,as the target is AXI protocol and Xilinx provided AXI Infrastucture understanding.The course concentrated on simulation level, not FPGA board running is done.

The AXI protocol is complex enough and sometimes it takes much time to get used to it. Usually the AXI protocol is easy to understand when you are familiar with much easy version of it, which are AXI-Stream and AXI-Lite. The course is based on bottom-up-style. At first I explain AXI-stream protocol, than explain AXI-Lite protocol in detail. We do both of these protocol designs using Verilog.

Than having all that baggage of knowledge we move to AXI protocol.

 In the course I tried to review the ARM speck for AXI, hoping that this will help students easily jump in speck reading, after finishing the course.


Special Thanks:

=============

I want to express special thanks to Eduard Vardanyan, from ARM, for his great support in making this course. His profound experience and deep knowledge helped me to explain complex AXI parts simply. Without his help I could not do this.


Caution:

=======

Also I apologize for my English, I tried my best to speak clearly and grammatically correct, however sometimes there are some mistakes. I really hope that my non-native English will not bother students to understand the material.


Course Materials:

===============

All course codes can be downloaded from Github.


Note: If you have software background, I would suggest little bit become familiar with Verilog. There are several lectures which require Verilog and hardware basics.

Bạn sẽ học được gì

Yêu cầu

Nội dung khoá học

4 sections

AXI Stream Protocol

7 lectures
AXI-Stream Speck Review
13:25
Master AXI Stream Block design using Verilog
07:41
Simulation of our AXI-Stream Master using Xilinx Vivado
06:15
Slave AXI Stream Block design using Verilog
06:14
Simulate our designed AXI-Stream Master and Slave
08:11
Xilinx Traffic Generator IP basics for AXI-Stream
05:38
Xilinx AXIS DataWidth and Clock Converter IP
08:16

AXI-Lite Protocol

8 lectures
AXI4-Lite Specification Review
16:23
Designing our own AXI Lite Master
11:06
AXI Verification IP basics
16:44
Verification IP Basics
3 questions
Simulate our own AXI-Lite Master using AXI Verification IP
18:21
AXI-Stream FIFO Intro
14:00
AXI-Stream FIFO Example Design
06:52
AXI-Lite to AXI-Stream Conversion using AXIS FIFO
13:01

AXI Protocol

6 lectures
AXI Protocol Speck Review - Introduction
12:30
AXI Protocol Speck Review - Burst Operation
16:29
Calculate addresses for Wrap Burst
3 questions
AXI Protocol Speck Review - Transaction Attributes
10:46
AXI Protocol Speck Review - Ordering Model
15:13
AXi Speck better understanding Quiz
5 questions

AXI Project: RAM Write and Read Data

4 lectures
Project Overview
08:10
AXI Traffic Generator IP - AXI_Lite Mode
15:28
AXI Traffic Generator IP - AXI Mode
13:33
AXI BRAM Controller IP
07:27

Đánh giá của học viên

Chưa có đánh giá
Course Rating
5
0%
4
0%
3
0%
2
0%
1
0%

Bình luận khách hàng

Viết Bình Luận

Bạn đánh giá khoá học này thế nào?

image

Đăng ký get khoá học Udemy - Unica - Gitiho giá chỉ 50k!

Get khoá học giá rẻ ngay trước khi bị fix.